I think the topic is of more general interest. I cannot make predictions about the hardware market, but
there seems to be a move from „pure FPGAS“ towards „FPGA+ARM CPU“ combinations which will force us to
re-think the FPGA programming.
In an „FPGA+ARM“ situation, the detection and processing of METIS discovery packets etc. would be done
in the CPU (the FPGA would not even know about it), the same applies to the CW keyer, all the handling
of UDP and ports, and so forth. Furthermore, all the I/O is then done by the CPU (e.g. shipping out
the (frequency dependent) i2s data for band filter switching etc. etc. etc. etc., so nearly everything
that is *not* DSP will be done by the CPU.
The actual „chip shortage“ may (from hindsight) be seen a catalyst that accelerated this transition.
So dear Altera affectionados, have a look what the RedPitaya people do, it might come over you
sooner than expected.
Yours,
Christoph DL1YCF.
> Am 19.02.2022 um 10:27 schrieb Art <
cqdx...@gmail.com>:
>
> Hello group. Thanks for the information. Still, the economic situation around the FPGA from Altera forces us to look for cheaper options. Here the question is more in DSP processing.
>
> пятница, 18 февраля 2022 г. в 20:15:00 UTC+2,
mgs...@mail.ru:
> Hello.
> One of configurations in open source project Storch support ZYNQ70xx.
> Other configurations based on Altera EP4CE22xx
> Next version planned on MYC-Y7Z010/20 CPU Module
>
> On Friday, February 18, 2022 at 7:16:56 AM UTC+3 Art wrote:
> Hello Dear Group.
> I wonder if someone ported the openhpsdr protocol to the FPGA Xilinx, for example - ZYNQ 7000? Is there any project other than the Red Pitaya project?
>
> --
> You received this message because you are subscribed to the Google Groups "Hermes-Lite" group.
> To unsubscribe from this group and stop receiving emails from it, send an email to
hermes-lite...@googlegroups.com.
> To view this discussion on the web visit
https://groups.google.com/d/msgid/hermes-lite/3b08931b-1065-49d0-9952-9abcb50da06bn%40googlegroups.com.