

# IST8307 3D Magnetometer

**Datasheet** 



# **Table of Contents**

| 1 GENERAL DESCRIPTION                                   | 4             |
|---------------------------------------------------------|---------------|
| 2 BLOCK DIAGRAM, PACKAGE DIMENSION AND APPLICATION CIRC | CUIT <b>5</b> |
| 2.1 Block diagram                                       | 5             |
| 2.2 Package Dimensions and Pin Description              | 5             |
| 2.3 Application Circuit                                 | 7             |
| 3 OPERATIONAL MODES AND FUNCTIONAL DESCRIPTIONS         | 8             |
| 3.1 Operation modes                                     | 8             |
| 3.1.1 Stand-By Mode                                     | 8             |
| 3.1.2 Single Measurement Mode                           | 8             |
| 3.1.3 Self-Test Mode                                    | 8             |
| 3.2 Interrupt Function                                  | 9             |
| 3.3 DRDY Function                                       | 9             |
| 3.4 IST8307 Read Process                                | 9             |
| 4 ELECTRICAL SPECIFICATIONS                             | 10            |
| 4.1 Absolute Maximum Rating                             | 10            |
| 4.2 Recommended Operating Conditions                    | 10            |
| 4.3 Electrical Specifications                           | 10            |
| 4.4 Magnetic Sensor Specifications                      | 11            |
| 4.5 Power On Reset (POR) Specifications                 | 12            |
| 5 TECHNOLOGY OVERVIEW                                   | 13            |
| 5.1 AMR Technology                                      | 13            |
| 5.2 High Reliability Planarized Structure Design        | 13            |
| 5.3 Ultra-low Hysteresis Design                         | 13            |
| 5.4 Magnetic Setting Mechanism                          | 13            |
| 6 DIGITAL INTERFACE AND REGISTERS                       | 14            |

# **IST8307**



| 7 | ORDERING INFORMATION                  | 21   |
|---|---------------------------------------|------|
|   | 6.4 Registers                         | .15  |
|   | 6.3 I <sup>2</sup> C Write Operation. | . 15 |
|   | 6.2 I <sup>2</sup> C Read Operation   | .14  |
|   | 6.1 I <sup>2</sup> C Interface        | .14  |



#### 1 General Description

iSentek IST8307 is a 3-axis digital magnetometer. It is an integrated chip with 3-axis magnetic sensors and control ASIC. IST8307 provides an I<sup>2</sup>C digital output with fast mode up to 400kHz. The high output data rate, low noise, ultra-low hysteresis features and excellent temperature drift performance make it a perfect candidate for high accuracy applications.

#### **Features**

- Single chip 3-axis magnetic sensor
- I<sup>2</sup>C slave, Fast Mode up to 400kHz
- Compact form factor, 1.6x1.6x1.0mm<sup>3</sup>, 12-pin BGA package
- Wide dynamic range of  $\pm 1600$  uT (x, y-axis) and  $\pm 2500$  uT (z-axis)
- 14 bits data output
- High output data rate of maximum 200Hz
- Ultra-low hysteresis (<0.1%FS)
- Ultra-low sensitivity temperature drift (±0.016 %/°K)
- Ultra-low offset temperature drift (0.024 uT/°K)
- High precision temperature compensation
- Built-in self-test function
- Software and algorithm support available (Tilt & cross-axis compensation)

#### **Applications**

Quadcopter/Drone Applications

**Augmented Reality Applications** 

Virtual Reality Applications

**Location Based Services** 

**Navigation Applications** 

**Industrial Applications** 

Magnetometry

IOT devices

Heading

Gaming



# 2 Block Diagram, Package Dimension and Application Circuit

# 2.1 Block diagram



Figure 1. Block Diagram

# 2.2 Package Dimensions and Pin Description

# IST8307 BGA Top View





# IST8307 BGA Side View



# IST8307 3D Top View



Unit: mm Tolerance: ±0.1mm

| Pin | Name | Function                                             |
|-----|------|------------------------------------------------------|
| 1   | DRDY | Data ready indication, output pin only               |
| 2   | NC   | Not use                                              |
| 3   | SCL  | I <sup>2</sup> C serial clock                        |
| 4   | SDA  | I <sup>2</sup> C serial data                         |
| 5   | VPP  | Test pin, floating connection is suggested           |
| 6   | DVDD | Digital supply voltage, 1.72~3.6V                    |
| 7   | RSTN | Reset pin, resets registers by setting it to "Low".  |
|     |      | Internally pulled to "High" for floating connection. |
|     |      | MCU connection is suggested (but not necessary).     |
| 8   | C1   | Set/Reset function, 4.7uF                            |
| 9   | CAD1 | I <sup>2</sup> C slave address                       |
| 10  | CAD0 | I <sup>2</sup> C slave address                       |
| 11  | VSS  | GND                                                  |
| 12  | AVDD | Analog supply voltage, 1.72~3.6V                     |

<sup>\*</sup>please refer to Figure 2.



# 2.3 Application Circuit



Figure 2. Application Circuit



#### 3 Operational Modes and Functional Descriptions

#### 3.1 Operation modes

IST8307 has following operation modes:

- (1) Stand-By Mode
- (2) Single Measurement Mode
- (3) Self-Test Mode

#### 3.1.1 Stand-By Mode

The initial mode (after power on) of IST8307 is Stand-By Mode. In Stand-By Mode, all internal circuits are off (except oscillator and regulator). All registers can be accessed in Stand-By Mode. Data stored in Read/Write registers remains as last state. Registers can be reset by soft reset or hard reset (through RSTN pin).

As initial setting, please set Pulse Duration Control Register, PDCTNL(0x42) = 11000000b (C0H) for performance optimization. For low noise performance, please set Average Control Register, AVGCNTL(0x41) = 00100100b (24H) for more internal average times. The minimum waiting time between two measurements under low noise performance setup is 6ms (166Hz).

#### 3.1.2 Single Measurement Mode

In Single Measurement Mode, the measured data is stored in data registers then IST8307 transits to Stand-By Mode automatically. On transition to Stand-By Mode, Control Setting Register 1 (CNTL1[3:0]) turns to "0000". At the same time, DRDY bit in STAT1 register (0x02) turns to "1". This is called "data ready". When any of the measurement data registers or STAT2 register is read, DRDY bit turns to "0". For the next measurement, user needs to set Control Setting Register 1 (CNTL1[3:0]) to "0001" again. The minimum waiting time between two measurements in default setup is 5ms (200Hz).

Please noted in IST8307, ultra-low noise performance is obtained through soft-averaging in driver. Please contact iSentek for technical details.

#### 3.1.3 Self-Test Mode

Self-Test mode is used to check if the 3-axis outputs read in Single Measurement Mode are correct. It is activated by setting Self-Test Register (0x0C) to 40h; then all 3-axis outputs will change their polarity. User can check the 3-axis output values before and after activating Self-Test Mode; if the absolute values are the same, then the IC is working correctly. It can be turned off by setting Self-Test Register (0x0C) to 00h.



#### 3.2 Interrupt Function

Interrupt function is used when there is a huge external magnetic field in the surrounding. When the absolute sum of measured 3-axis output value exceeds 1600 uT, the INT flag is activated. The INT flag can be found in STAT2 register.

#### 3.3 DRDY Function

DRDY function is used when the output data is updated. The DRDY pin is used to monitor the data ready output. DRDY is changed to low after reading data from the output register.

#### 3.4 IST8307 Read Process

- (1) Read STAT1 register (0x02):
  - Polling STAT1 register bit 0
  - DRDY: shows if the data is ready or not
    - 0: no data ready
    - 1: data ready
  - DOR: shows if any data has been skipped before the current data
    - 0: no skipped data
    - 1: data skipped.

#### (2) Read Measurement Data:

Read Register 0x03h~0x08h for X, Y and Z axis data. When data reading starts, DRDY bit and DOR bit turn to "0".



# **4 Electrical Specifications**

# **4.1 Absolute Maximum Rating**

| Parameter                         | Symbol              | Limits                       | Unit |
|-----------------------------------|---------------------|------------------------------|------|
| Storage Temperature               | TSTG                | -40 to +125                  | °C   |
| Operating Temperature             | TA                  | -40 to +85                   | °C   |
| Analog Supply Voltage             | AVDD                | -0.5 to +3.6                 | V    |
| Digital Supply Voltage            | DVDD                | -0.5 to +3.6                 | V    |
| Digital Input Voltage             | VIN                 | -0.3 to DVDD+0.3             | V    |
| Electrostatic Discharge Voltage*1 | VESD_HBM            | -4000 to 4000                | V    |
| Electrostatic Discharge Voltage*2 | VESD_MM -350 to 350 |                              |      |
| Reflow Classification             | JESD22-A113         | with 260 °C Peak Temperature |      |

<sup>1.</sup> Human Body Model (HBM)

# **4.2 Recommended Operating Conditions**

| Parameter              | Symbol | Min. | Тур. | Max. | Unit |
|------------------------|--------|------|------|------|------|
| Operating Temperature  | TA     | -40  |      | +85  | °C   |
| Analog Supply Voltage  | AVDD   | 1.72 | 2.8  | 3.6  | V    |
| Digital Supply Voltage | DVDD   | 1.72 | 1.8  | 3.6  | V    |

# **4.3 Electrical Specifications**

(Operating conditions: TA= $+25^{\circ}$ C; AVDD=2.8V; DVDD=1.8V;  $0.1\mu F$  ceramic capacitors **tied closely** to AVDD/DVDD and GND respectively.)

| Parameter         | Symbol | Conditions         | Min. | Тур. | Max | Unit |
|-------------------|--------|--------------------|------|------|-----|------|
| Operating Current | IDD3A  | Full operation, at |      |      |     | uA   |
|                   |        | 1 sps              |      | 20   |     |      |
|                   |        | 8 sps              |      | 72   |     |      |
|                   |        | 10 sps             |      | 80   |     |      |
|                   |        | 20 sps             |      | 140  |     |      |
|                   |        | 50 sps             |      | 320  |     |      |
|                   |        | 100 sps            |      | 600  |     |      |
|                   |        | 200 sps            |      | 1200 |     |      |
| Standby Current   | ISTB   |                    |      | 10   |     | uA   |

<sup>2.</sup> Machine Model (MM)

# **IST8307**



| Output Data Rate    | ODR |                 | 1    | 200  | Hz |
|---------------------|-----|-----------------|------|------|----|
| (ODR)               |     |                 |      |      |    |
| Input Low Voltage   | VIL |                 | 0    | DVDD | V  |
|                     |     |                 |      | *30% |    |
| Input High Voltage  | VIH |                 | DVDD | DVDD | V  |
|                     |     |                 | *70% |      |    |
| Output Low Voltage  | VOL | IOL= +4 mA      | 0    | DVDD | V  |
|                     |     |                 |      | *20% |    |
| Output High Voltage | VOH | IOH= -100 uA    | DVDD | DVDD | V  |
|                     |     | (Except SCL and | *80% |      |    |
|                     |     | SDA)            |      |      |    |

# **4.4 Magnetic Sensor Specifications**

(Operating conditions: Ta=+25°C; AVDD=2.8V; DVDD=1.8V; 4.7 $\mu$ F ceramic capacitors **tied closely** to C1 and GND respectively.)

| Parameter         | Symbol | Condition   | Min. | Тур.   | Max | Unit   |
|-------------------|--------|-------------|------|--------|-----|--------|
| Damamia Danas     | MDR_XY | TA=25 °C    |      | ±1600  |     | T      |
| Dynamic Range     | MDR_Z  | TA=25 °C    |      | ±2500  |     | uT     |
| Lincouity         | LIN    | X-axis      |      | 1      | 1.5 | %FS    |
| Linearity         | LIN    | Y, Z-axis   |      | 0.1    | 0.5 | %ГЗ    |
| Resolution        | RESO   |             |      | 0.3    |     | uT/LSB |
| Sensitivity       | SEN    |             |      | 3.3    |     | LSB/uT |
| Zero Gauss Offset | ZGD    | RMS value   |      | ±0.3   |     | uT     |
| Hysteresis        | HS     |             |      | 0.1    |     | %FS    |
| Sensitivity       | TD_S   | -40 ~ 85 °C |      | ±0.016 |     | %/°K   |
| Temperature Drift | נעבו   | -40 ~ 83 C  |      | ±0.010 |     | %/ K   |
| Zero-B Offset     | TD_O   | -40 ~ 85 °C |      | 0.024  |     | uT/°K  |
| Temperature Drift | ט_עו   | -40 ~ 03 C  |      | 0.024  |     | u1/K   |



# 4.5 Power On Reset (POR) Specifications



PSTO: Power Supply Turn Off voltage PSTO: max=0.1volt PSOI: Power Supply Turn Off Interval PSOI: min=10ms POR: Power On Reset POR: max:50ms

When POR circuit detects the rise of AVDD voltage, it resets all internal circuits and initializes all registers. After reset, IST8307 transits to Stand-By mode.



#### 5 Technology Overview

#### **5.1 AMR Technology**

IST8307, an iSentek patented magnetometer is designed based on Anisotropy Magneto-Resistance (AMR) technology. The output is generated from the resistance change of the AMR resistors while external magnetic field changes. The sensitivity is about 50 to 200 times larger than traditional Hall element. The high sensitivity allows higher output data rate (ODR), lower noise and lower power consumption.

#### 5.2 High Reliability Planarized Structure Design

IST8307 consists of three full Whetstone Bridge of AMR resistors. The three bridges detecting magnetic component in three directions orthogonal to each other are located on one chip, wire-bonded to a control ASIC. This planarized structure design enables outstanding stability to thermal shock, making our device highly reliable, immune from thermal reflow-induced failure. While other known AMR magnetometers placing z-axis sensor vertical to the substrate using 90-degree flip-chip packaging suffers from reliability issues

#### 5.3 Ultra-low Hysteresis Design

iSentek has developed a specialized high permeability ( $\mu$ ) material for magnetic field detection. This high- $\mu$  material has ultra-low residual magnetization below 0.1 %FS in the field range as large as +/-500 G. The ultra-low hysteresis design prevents the magnetometer from dynamic offset after encountering a strong external magnetic field impact; that is, the angular accuracy restores automatically without calibration after the removal of interference field. This feature fulfills the requirements for applications when real time calibration is not available. No calibration is required in general conditions.

#### 5.4 Magnetic Setting Mechanism

AMR sensing resistors consist of Permalloy thin film and metallization. Permalloy is soft magnetic, irreversible magnetic rotation may occur after the strength of external magnetic field exceeds half of the anisotropy field of the sensing resistor, resulting in angular error induced by offset. To solve this issue, a magnetic setting mechanism is introduced in IST8307. A magnetic field is generated within IST8307 to align the magnetization of AMR sensing resistors before every measurement. This auto-zeroing mechanism ensures the stability of angular accuracy of IST8307 during whole operation.



# 6 Digital Interface and Registers

# 6.1 I<sup>2</sup>C Interface

The interface of IST8307 follows the standard I<sup>2</sup>C definition guidelines with some additional protocol definitions. IST8307 supports standard speed (100kHz) and fast speed (400kHz). Pull-up resistors of 4.7kohm for both SDA and SCL lines should be used.



Figure 3. I<sup>2</sup>C Operation

#### 6.1.1 Slave Address

MSB

| Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2       | Bit1       | Bit0 |
|------|------|------|------|------|------------|------------|------|
| 0    | 0    | 0    | 1    | 1    | selectable | selectable | R/W  |

IST8307 has 4 different I<sup>2</sup>C slave addresses, which can be chosen through Pin 5 (CAD0) and Pin 6 (CAD1), the corresponding 7-bit and 8-bit defined I<sup>2</sup>C slave addresses are listed below:

| CAD1               | CAD0               | I <sup>2</sup> C Slave Address (7-bit) | I <sup>2</sup> C Slave Address (8-bit) |
|--------------------|--------------------|----------------------------------------|----------------------------------------|
| VSS                | VSS                | 0CH                                    | 18H                                    |
| VSS                | VDD                | 0DH                                    | 1AH                                    |
| VDD                | VSS                | 0EH                                    | 1CH                                    |
| VDD                | VDD                | 0FH                                    | 1EH                                    |
| Floating (default) | Floating (default) | 0EH                                    | 1CH                                    |

# 6.2 I<sup>2</sup>C Read Operation

Single Byte Read:

| Dill | Sic Dyte Read. | •   |         |     |    |                  |     |      |    |    |
|------|----------------|-----|---------|-----|----|------------------|-----|------|----|----|
| SA   | Slave          | ACK | Reg     | ACK | SP | Slave Address+RW | ACK | DATA | NA | ST |
|      | Address+ RW    |     | Address |     |    |                  |     |      |    |    |

Figure 4. I<sup>2</sup>C Single Byte Read Operation



ACK: Acknowledge, NA: Not Acknowledge, SA: START Condition, SP: Repeat Start Condition, ST: STOP Condition

■: Slave to Master □: Master to Slave

#### Multiple Byte Read:

| SA | Slave    | ACK | Reg     | ACK | SP | Slave      | ACK | DATA | ACK | DATA | NA | ST |
|----|----------|-----|---------|-----|----|------------|-----|------|-----|------|----|----|
|    | Address+ |     | Address |     |    | Address+RW |     |      |     |      |    |    |
|    | RW       |     |         |     |    |            |     |      |     |      |    |    |

Figure 5. I<sup>2</sup>C Multiple Byte Read Operation

ACK: Acknowledge, NA: Not Acknowledge, SA: START Condition, SP: Repeat Start Condition, ST: STOP Condition

■: Slave to Master □: Master to Slave

# 6.3 I<sup>2</sup>C Write Operation

Single Byte Write:

|    | <i>j</i>          |     |             |     |      |     |    |
|----|-------------------|-----|-------------|-----|------|-----|----|
| SA | Slave Address +RW | ACK | Reg Address | ACK | DATA | ACK | ST |
|    |                   |     |             |     |      |     |    |

Figure 6. I<sup>2</sup>C Single Byte Write Operation

ACK: Acknowledge, NA: Not Acknowledge, SA: START Condition, SP: Repeat Start Condition, ST: STOP Condition

■: Slave to Master □: Master to Slave

#### Multiple Byte Write:

| SA | Slave Address | ACK | Reg Adderss | ACK | DATA | ACK | DATA | NA | ST | l |
|----|---------------|-----|-------------|-----|------|-----|------|----|----|---|
|    | +RW           |     |             |     |      |     |      |    |    | I |
|    |               |     |             |     |      |     |      |    |    | ı |

Figure 7. I<sup>2</sup>C Multiple Byte Write Operation

ACK: Acknowledge, NA: Not Acknowledge, SA: START Condition, SP: Repeat Start Condition, ST: STOP Condition

■: Slave to Master □: Master to Slave

#### **6.4 Registers**

#### 6.4.1 Customer Defined Registers

| Register name     | Тур | I <sup>2</sup> C | Size  | Info                      |
|-------------------|-----|------------------|-------|---------------------------|
|                   |     | Addr             | (bit) |                           |
| Who am I          | R   | 00h              | 8     | Device ID                 |
| Status Register 1 | R   | 02h              | 8     | Data Status               |
| Output Value X_L  | R   | 03h              | 8     | Low byte for X-axis data  |
| Output Value X_H  | R   | 04h              | 8     | High byte for X-axis data |
| Output Value Y_L  | R   | 05h              | 8     | Low byte for Y-axis data  |
| Output Value Y_H  | R   | 06h              | 8     | High byte for Y-axis data |
| Output Value Z_L  | R   | 07h              | 8     | Low byte for Z-axis data  |



| Output Value Z_H   | R   | 08h | 8 | High byte for Z-axis data      |
|--------------------|-----|-----|---|--------------------------------|
| Status Register 2  | R   | 09h | 8 | Data Status                    |
| Control Register 1 | R/W | 0Ah | 8 | Chip Control setting 1         |
| Control Register 2 | R/W | 0Bh | 8 | Chip Control setting 2         |
| Output Value T_L   | R   | 1Ch | 8 | Low byte for Temperature data  |
| Output Value T_H   | R   | 1Dh | 8 | High byte for Temperature data |

#### 6.4.2 Who Am I Register

This register provides device ID information

| Bit | Description | Attr | Default |
|-----|-------------|------|---------|
| 7:0 | Device ID   | R    | 07      |

# 6.4.3 Status Register 1

This register provides status information of IST8307

|     | STAT1 (0x02)                                                       |      |         |
|-----|--------------------------------------------------------------------|------|---------|
| Bit | Description                                                        | Attr | Default |
| 7:2 | Reserved                                                           |      |         |
| 1   | DOR: Turns to 1 when data has been skipped. Bit is released        | R    | 0       |
|     | after any output data register read                                |      |         |
|     | 0: no data overrun                                                 |      |         |
|     | 1: data overrun                                                    |      |         |
| 0   | DRDY: Data ready pin                                               | R    | 0       |
|     | 0: data not ready                                                  |      |         |
|     | 1: data is ready                                                   |      |         |
|     | This status bit follows physical signal appearance, expect the     |      |         |
|     | polarity control (refer to DRP bit in CNTL2 register)              |      |         |
|     | If data ready function enable bit is not set (refer to DREN bit in |      |         |
|     | CNTL2 register), this bit is zero                                  |      |         |



# 6.4.4 Output Data Registers

The Output Registers (from  $0x03h\sim0x08h$ ) contain X, Y and Z axis measurement data. Measurement data are stored in 2's complement format.

| DATAXL(0x03) |                         |      |         |  |  |  |
|--------------|-------------------------|------|---------|--|--|--|
| Bit          | Description             | Attr | Default |  |  |  |
| 7:0          | Low Byte of X-axis data | R    | 0       |  |  |  |

| DATAXH(0x04) |                          |      |         |  |  |
|--------------|--------------------------|------|---------|--|--|
| Bit          | Description              | Attr | Default |  |  |
| 7:0          | High Byte of X-axis data | R    | 0       |  |  |

|     | DATAYL(0x05)            |      |         |  |  |  |  |
|-----|-------------------------|------|---------|--|--|--|--|
| Bit | Description             | Attr | Default |  |  |  |  |
| 7:0 | Low Byte of Y-axis data | R    | 0       |  |  |  |  |

|     | DATAYH(0x06)             |      |         |  |  |  |  |
|-----|--------------------------|------|---------|--|--|--|--|
| Bit | Description              | Attr | Default |  |  |  |  |
| 7:0 | High Byte of Y-axis data | R    | 0       |  |  |  |  |

| DATAZL(0x07) |                         |      |         |  |  |
|--------------|-------------------------|------|---------|--|--|
| Bit          | Description             | Attr | Default |  |  |
| 7:0          | Low Byte of Z-axis data | R    | 0       |  |  |

|     | DATAZH(0x08)             |      |         |  |  |
|-----|--------------------------|------|---------|--|--|
| Bit | Description              | Attr | Default |  |  |
| 7:0 | High Byte of Z-axis data | R    | 0       |  |  |

#### 6.4.5 Status Register 2

In this register, there is an INT flag for customer use.

|     | STAT2(0x09)              |  |  |  |  |
|-----|--------------------------|--|--|--|--|
| Bit | Description Attr Default |  |  |  |  |
| 7:4 | Reserved                 |  |  |  |  |



| 3   | INT: Interrupt bit. When interrupt event occurs, this bit will be | R | 0 |
|-----|-------------------------------------------------------------------|---|---|
|     | set to 1                                                          |   |   |
| 2:0 | Reserved                                                          |   |   |

# 6.4.6 Control Setting Register 1

This register controls and adjusts the main parameters.

|     | CNTL1(0x0A)                   |      |         |  |  |
|-----|-------------------------------|------|---------|--|--|
| Bit | Description                   | Attr | Default |  |  |
| 7:4 | Reserved                      |      |         |  |  |
| 3:0 | Mode: Operating mode setting  |      | 0       |  |  |
|     | 0000: Stand-By mode           |      |         |  |  |
|     | 0001: Single measurement mode |      |         |  |  |
|     | Others: Reserved              |      |         |  |  |

# 6.4.7 Control Setting Register 2

This register controls and adjusts the main parameters.

|     | CNTL2(0x0B)                                            |      |         |  |  |
|-----|--------------------------------------------------------|------|---------|--|--|
| Bit | Description                                            | Attr | Default |  |  |
| 7:4 | Reserved                                               |      |         |  |  |
| 3   | DREN: Data ready enable control:                       | R/W  | 1       |  |  |
|     | 0: disable                                             |      |         |  |  |
|     | 1: enable                                              |      |         |  |  |
|     | Master switch for DRDY output pin                      |      |         |  |  |
| 2   | DRP: DRDY pin polarity control                         |      | 1       |  |  |
|     | 0: active low                                          |      |         |  |  |
|     | 1: active high                                         |      |         |  |  |
| 1   | Reserved                                               |      |         |  |  |
| 0   | SRST: Soft reset, perform Power On Reset (POR) routine | R/W  | 0       |  |  |
|     | 0: no action                                           |      |         |  |  |
|     | 1: start immediately POR routine                       |      |         |  |  |
|     | This bit will be set to zero after POR routine         |      |         |  |  |



# 6.4.8 Self-Test Register

|     | STR(0x0C)                                                     |      |         |  |  |
|-----|---------------------------------------------------------------|------|---------|--|--|
| Bit | Description                                                   | Attr | Default |  |  |
| 7   | Reserved                                                      |      |         |  |  |
| 6   | SELF_TEST: When this bit set to 1, chip enters self-test mode | R/W  | 0       |  |  |
| 5:0 | Reserved                                                      |      |         |  |  |

#### 6.4.9 Temperature Sensor Output Registers

This registers use 2's complement format.

| DATATL(0x1C) |                                  |      |         |  |
|--------------|----------------------------------|------|---------|--|
| Bit          | Description                      | Attr | Default |  |
| 7:0          | 7:0 Low Byte of Temperature data |      | 0       |  |

|     | DATATH(0x1D)                      |      |         |  |  |
|-----|-----------------------------------|------|---------|--|--|
| Bit | Description                       | Attr | Default |  |  |
| 7:0 | 7:0 High Byte of Temperature data |      | 0       |  |  |

# 6.4.10 Average Control Register

This register controls the times of average done in the circuit to lower the noise. Higher average times leads to lower noise.

| AVGCNTL(0x41) |                                               |                   |      |         |
|---------------|-----------------------------------------------|-------------------|------|---------|
| Bit           | Description                                   |                   | Attr | Default |
| 7:6           | Reserved.                                     |                   | R/W  | 0       |
| 5:3           | Average times for y sensor data. Times of ave | rage will be done | R/W  | 0       |
|               | before switch to next channel                 |                   |      |         |
|               | 3'b000 no average                             |                   |      |         |
|               | 3'b001 average by 2 times                     |                   |      |         |
|               | 3'b010 average by 4 times (Default)           |                   |      |         |
|               | 3'b011 average by 8 times                     |                   |      |         |
|               | 3'b100 average by 16 times                    |                   |      |         |
|               | Others: no average                            |                   |      |         |



| 2:0 | Average t                           | times for x & z sensor data. Times of average will be | R/W | 0 |
|-----|-------------------------------------|-------------------------------------------------------|-----|---|
|     | done befo                           | done before switch to next channel                    |     |   |
|     | 3'b000                              | no average                                            |     |   |
|     | 3'b001                              | average by 2 times                                    |     |   |
|     | 3'b010 average by 4 times (Default) |                                                       |     |   |
|     | 3'b011                              | 3'b011 average by 8 times                             |     |   |
|     | 3'b100                              | average by 16 times                                   |     |   |
|     | Others: n                           | Others: no average                                    |     |   |

# 6.4.11 Pulse Duration Control Register

This register controls the pulse duration for set/reset function of AMR sensors.

|     | PDCNTL(0x42)                           |     |         |  |  |  |
|-----|----------------------------------------|-----|---------|--|--|--|
| Bit | Bit Description                        |     | Default |  |  |  |
| 7:6 | Pulse duration:                        | R/W | 0       |  |  |  |
|     | 2'b01 Long                             |     |         |  |  |  |
|     | 2'b11 Normal (please use this setting) |     |         |  |  |  |
|     | Others: only for extreme cases         |     |         |  |  |  |
| 5:0 | Reserved.                              | R/W | 0       |  |  |  |



# 7 Ordering Information

| Order Number | Package Type | Packaging         | Marking Information         |
|--------------|--------------|-------------------|-----------------------------|
| IST8307      | BGA – 12 pin | Tape and Reel: 3k | XAB + 02                    |
|              |              | pieces per reel   | X: Last number of the year  |
|              |              |                   | AB: Week of the year        |
|              |              |                   | 02: Product code of IST8307 |

For more information on iSentek's Magnetic Sensors, please contact us by phone at +86-132-6706-8686 (China), +86-755-3337-0168 (China) or +886-2-2698-3306 ext:110 (Taiwan); via e-mail: sales@isentek.com or visit us online at <a href="https://www.isentek.com">www.isentek.com</a>.

The application circuits herein constitute typical usage and interface of iSentek's product. iSentek does not warranty or assume liability of customer-designed circuits derived from this description or depiction.

iSentek reserves the right to make changes to improve reliability, function or design. iSentek does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.

US Patent 9,297,863, Taiwanese Patents I437249, I420128 and I463160 apply to our magnetic sensor technology described.