Hello VTR developers! I am a user of the VTR project, but recently I have encountered a troubling problem, and I need your help. In the paper "Placement Optimization for NoC-Enhanced FPGAs", you mentioned that the synthesis tool for NoC-Enhanced FPGAs is done using Quartus, and then using vqm2blif to get the blif netlists required by VPR. Compared to VTR, the largest limitation of Quartus is the inability to add support for new primitive types (new hard blocks like logical routers). However, you mention you modify the Titan flow to support custom hard blocks. I was wondering how I could use titan flow to add new primitive types and match the new primitive types in the architecture file in VPR. In other words, how do you use quartus' synthesis tool to synthesize RTL code and leave custom primitives unsynthesized to map VPR custom primitive. Looking forward to your reply!
--
You received this message because you are subscribed to the Google Groups "VTR-Users" group.
To unsubscribe from this group and stop receiving emails from it, send an email to vtr-users+...@googlegroups.com.
To view this discussion on the web visit https://groups.google.com/d/msgid/vtr-users/77a9d799.2d87.1928f342e21.Coremail.li_yonggen%40zju.edu.cn.
Thank you for your reply. Is the modified titan flow you are referring to titan_release_2.0.0? I still prefer to use Quartus for black box new hard blocks like "noc_router_adapter_block" because Quartus has more verilog support. I have read the paper "Design Mapping and Optimization for Field Programmable Gate Arrays with Embedded Networks on Chip ", you say "By partitioning the hard blocks we prevent Quartus from synthesizing them out of the netlist. We have automated this compilation process with a script." in page 24. Where can I get this script you mentioned? Is it q2_flow.tcl in titan_release_2.0.0? I have tried to use Quartus to synthesize simple_four_noc_1D_chain under Synthetic_Designs, run Quartus with q2_flow.tcl, generate VQM files, and then convert vqm2blif into blif files. Unfortunately, eventually the "noc_router_adapter_block" primitive was optimized out and could not be generated. I look forward to your reply, if possible, can you tell me where I can find the latest modified titan flow. I download titan_release_2.0.0 in https://www.eecg.utoronto.ca/~vaughn/titan/ download titan_release_2. 0.0.
-----原始邮件-----
发件人: "Soheil Shahrouz" <sohe...@gmail.com>
发送时间: 2024-10-18 22:36:57 (星期五)
收件人: "Vaughn Betz" <vau...@ece.utoronto.ca>
抄送: li_yo...@zju.edu.cn, vtr-...@googlegroups.com
主题: Re: [vtr-users] NoC-Enhanced FPGAs
To view this discussion on the web visit https://groups.google.com/d/msgid/vtr-users/77b28e53.884c.192a52d8d3d.Coremail.li_yonggen%40zju.edu.cn.