Re: Digest for electricvlsi@googlegroups.com - 1 update in 1 topic

10 views
Skip to first unread message

Alexandre Rusev

unread,
Jun 19, 2021, 3:51:20 AM6/19/21
to electr...@googlegroups.com
I guess that the recognition of resistive layers is not needed for modelling parasitic capacitance of resistor to ground. We can just set value for per square parasitic capacitance for resistor as whole.
As long as we set resistor parameters as W/L we can do it without significant changes of the code.

Still I'd like to play with it later because I can use other PEX extractor tools (QFLOW oar Calibre) on my GDS.



On Fri, Jun 18, 2021 at 9:30 AM <electr...@googlegroups.com> wrote:
Alexandre Rusev <cybe...@gmail.com>: Jun 17 11:25AM +0300

>They certainly don't recognize resistive poly layers.
Okay, I'll think on approach to add this feature. I need to
understand algos of resistor parasitic capacitance
extractions, used by other tools...
Is the technology->factors->Minimum Resistane the value presumed to be used
for
splitting resistors into "lumped resistor elements" before inserting
parasitic capacitors to ground?
 
 
 
 
 
 
You received this digest because you're subscribed to updates for this group. You can change your settings on the group membership page.
To unsubscribe from this group and stop receiving emails from it send an email to electricvlsi...@googlegroups.com.
Reply all
Reply to author
Forward
0 new messages