While trying to build a vanilla quad large boom config. I’ve never seen this error before, where the feasibility check itself failed.
2021-02-20 04:13:07,816 [flush ] [INFO ] [192.168.1.59] out: ## set errMsg "\nError: 1 or more URAM288 cells in the design are using OREG_B port. This is not supported for this flow. Review previous error messages and update URAM288 to set OREG_B and OREG_ECC_B properties to false."
2021-02-20 04:13:07,816 [flush ] [INFO ] [192.168.1.59] out: ## error $errMsg
2021-02-20 04:13:07,816 [flush ] [INFO ] [192.168.1.59] out: ## error "Error: Site $uramSite is occupied, and connot be prohibited. This design is set to only utilize the lower two (0 and 1) URAM sites of each quad, and this site ($quadLoc) should not be used."
2021-02-20 04:13:07,817 [flush ] [INFO ] [192.168.1.59] out: ## error "Error: Site $uramSite is occupied, and connot be prohibited. This design is set to only utilize the lower three URAM sites (0, 1, and 2) of each quad, and this site ($quadLoc) should not be used."
2021-02-20 04:13:07,820 [flush ] [INFO ] [192.168.1.59] out: ## error $errMsg
2021-02-20 04:13:07,820 [flush ] [INFO ] [192.168.1.59] out: ## error "Error: Variable \'\$uramHeight\' set to unsupported value $uramHeight. Supported values are 2, 3, or 4"
2021-02-20 05:03:02,848 [flush ] [INFO ] [192.168.1.59] out: ERROR: [Place 30-640] Place Check : This design requires more Slice LUTs cells than are available in the target device. This design requires 1310340 of such cell types but only 1181768 compatible sites are available in the target device. Please analyze your synthesis results and constraints to ensure the design is mapped to Xilinx primitives as expected. If so, please consider targeting a larger device. Please set tcl parameter "drc.disableLUTOverUtilError" to 1 to change this error to warning.
2021-02-20 05:03:02,848 [flush ] [INFO ] [192.168.1.59] out: ERROR: [Place 30-640] Place Check : This design requires more LUT as Logic cells than are available in the target device. This design requires 1271278 of such cell types but only 1181768 compatible sites are available in the target device. Please analyze your synthesis results and constraints to ensure the design is mapped to Xilinx primitives as expected. If so, please consider targeting a larger device. Please set tcl parameter "drc.disableLUTOverUtilError" to 1 to change this error to warning.
2021-02-20 05:03:08,213 [flush ] [INFO ] [192.168.1.59] out: ERROR: [Place 30-99] Placer failed with error: 'Implementation Feasibility check failed, Please see the previously displayed individual error or warning messages for more details.